# ARM-Based Microcontrollers TM4C123GH6PM Interrupts & Timers PERIPHERALS



By: Ahmed Magdy

### **AGENDA**

- Recap
- O How to read the datasheet
- Interrupts Controller in ARM
- O Interrupts Procedures
- O Interrupt Priorities & Latency
- Types of Timers
- Timer PERIPHERAL HW DESIGN
- Timer CONFIGURATION
- Timer PERIPHERAL DRIVER SW DESIGN



### How to read the datasheet

Interrupts in TM4C123gh6PM Datasheet (Page 104)



6/8/2019

# Interrupts Controller in ARM

#### Interrupts in TM4C123gh6PM Datasheet

- The NVIC of the ARM Cortex-M has room for the total of 255 interrupts and exceptions.
- The predefined Interrupts (INT 0 to INT 15) like
  - Stack Pointer initial value
  - Reset Vector which has PC).
  - Exceptions (Faults) (Hard Fault for clock or registers, Memory Management from MPU unit, Memory Management like divide by zero).
  - Non-Maskable Interrupts NMI, A non-maskable Interrupt (NMI) can be signaled using the NMI signal or triggered by software using the Interrupt Control and State (INTCTRL) register. This exception has the highest priority other than reset.
- IRQ Peripheral interrupts (ADC, UART, Timer, Watchdog ...) are programmable by the Developer.





### Interrupts Procedures

- 1. The Current processor status register (CPSR) is pushed onto the stack and SP is decremented by 4, since CPSR is a 4-byte register.
- 2. The current PC , LR (R14) and rest of CPU registers are pushed onto the stack.
- 3. Save Floating point coprocessor registers or move SP if lazy stacking is enabled.
- 4. LR is loaded with a number with bit 31-5 all 1s.
- 5. The INT number (type) is multiplied by 4 to get the address of the location within the vector table to fetch the program counter of the interrupt service routine (interrupt handler).
- From the memory locations pointed to by this new PC, the CPU starts to fetch and execute instructions belonging to the ISR program.
- 7. When one of the return instructions is executed in the interrupt service routine, the CPU recognizes that it is in the Handler Mode from the value of the LR. It then restores the registers saved when entering ISR including the program counter from the stack





# Interrupt Priorities & Latency

 What happens if two interrupts want the attention of the CPU at the same time? Which has priority?

**Priority levels** can be set by the programmer.

Programmable priority levels are values between 0 and 7 with 7 has the lowest priority. (Check top

of page 104)

| Exception Type                  | Vector<br>Number | Priority <sup>a</sup>     | Vector Address or<br>Offset <sup>b</sup> | Activation                                                          |
|---------------------------------|------------------|---------------------------|------------------------------------------|---------------------------------------------------------------------|
| -                               | 0                | -                         | 0x0000.0000                              | Stack top is loaded from the fi<br>entry of the vector table on res |
| Reset                           | 1                | -3 (highest)              | 0x0000.0004                              | Asynchronous                                                        |
| Non-Maskable Interrupt<br>(NMI) | 2                | -2                        | 0x0000.0008                              | Asynchronous                                                        |
| Hard Fault                      | 3                | -1                        | 0x0000.000C                              | -                                                                   |
| Memory Management               | 4                | programmable <sup>c</sup> | 0x0000.0010                              | Synchronous                                                         |
| Bus Fault                       | 5                | programmable <sup>c</sup> | 0x0000.0014                              | Synchronous when precise a<br>asynchronous when imprecis            |
| Usage Fault                     | 6                | programmable              | 0x0000.0018                              | Synchronous                                                         |
| -                               | 7-10             | -                         | -                                        | Reserved                                                            |
| SVCall                          | 11               | programmable <sup>c</sup> | 0x0000.002C                              | Synchronous                                                         |
| Debug Monitor                   | 12               | programmable <sup>c</sup> | 0x0000.0030                              | Synchronous                                                         |
| -                               | 13               | -                         | -                                        | Reserved                                                            |

## Interrupt Priorities & Latency

#### Interrupt latency

The time from the moment the event that triggers an interrupt signal to the moment the CPU starts to execute the ISR code is called the interrupt latency.

#### Sources that Affects Latency:

- 1- whether the source of the interrupt is an internal (e.g., exceptions) or external hardware (e.g., peripheral hardware IRQ) interrupt.
- 2- Can also be affected by the type of the instruction which the CPU was executing when the interrupt occurs.
- 3- Another source of the interrupt latency is the interrupt priority.

# Types of Timers

- Uses of Timers :
  - 1. 1. Counting events
  - 2. 2. Making delays (Using Counter as a Timer)
  - 3. Measuring the time between 2 events

CIK — GPTMTnV comparator Trimeris

- O Types:
- 1- Compare Match (One Shot mode, periodic Mode)

Timer keeps counting it is compared with the contents of this register. Whenever the contents of free-running TimerA counter and Timer A Match register are equal, the TAMRIS

Flag goes up indicating there is a match.

- 2- Pulse Width Modulation PWM
- 3- Input Capture



# Types of Timers

- 3- Input Capture:
- O In input edge-time mode, an I/O pin is used to capture the signal transition events. When an event occurs, the content of the timer counter is captured in another register while the counter keeps counting. The program can then read the counter value when the event occurs at
  - a slightly later time.
  - To configure the timer to input edge time mode the TAMR and TnCMR bits of GPTMTAMR should be set to capture and Time edge mode (TnMR = 3 and TnCMR = 1).



## Timer PERIPHERAL HW DESIGN



#### One-Shot/Periodic Timer Mode 11.4.1

The GPTM is configured for One-Shot and Periodic modes by the following sequence:

- 1. Ensure the timer is disabled (the TnEN bit in the GPTMCTL register is cleared) before making any changes.
- Write the GPTM Configuration Register (GPTMCFG) with a value of 0x0000.0000.
- Configure the TnMR field in the GPTM Timer n Mode Register (GPTMTnMR):
  - Write a value of 0x1 for One-Shot mode.
  - b. Write a value of 0x2 for Periodic mode.
- 4. Optionally configure the TnSNAPS, TnWOT, TnMTE, and TnCDIR bits in the GPTMTnMR register to select whether to capture the value of the free-running timer at time-out, use an external trigger to start counting, configure an additional trigger or interrupt, and count up or down.
- 5. Load the start value into the GPTM Timer n Interval Load Register (GPTMTnILR).

722 June 12, 2014

Texas Instruments-Production Data

- If interrupts are required, set the appropriate bits in the GPTM Interrupt Mask Register (GPTMIMR).
- Set the TnEN bit in the GPTMCTL register to enable the timer and start counting.
- Poll the GPTMRIS register or wait for the interrupt to be generated (if enabled). In both cases, the status flags are cleared by writing a 1 to the appropriate bit of the GPTM Interrupt Clear Register (GPTMICR).

Add Timer Interrupt Handler functions to the Vector table in the Start-Up code:

```
🏊 Project Explorer 💢
                                                            ћ tm4c123gh6pm.h
                                                                                hw_memmap.h
                                                                                                    Th hw ints.h
                                                                                                                   c main.c
                                                                                                                               🔟 tm4c123gh6pm_startup_ccs.c 🔀
  boot_serial
                                                              22 //
  iii GPIO
  OTA_Tiva
                                                              25 #include <stdint.h>
Timers [Active - Debug]
       Binaries
     ncludes
                                                              29 // Forward declaration of the default fault handlers.
     Debug
     targetConfigs
                                                              32 void ResetISR(void);
        tm4c123gh6pm_startup_ccs.c
                                                              33 static void NmiSR(void);
          4c123gh6pm.cmd
                                                              34 static void FaultISR(void);
                                                              35 static void IntDefaultHandler(void);
                                                              36
                                                              extern void TIMER1A Handler(void);
                                                              * extern void TIMER2A Handler(void);
                                                              40 //
                                                                    External declaration for the reset handler that is to be called when the
                                                                   processor is started
                                                              43 //
```

Add Timer Interrupt Handler functions to the Vector table in the Start-Up code:

```
陷 Project Explorer 🛭
                                                     ћ tm4c123gh6pm.h
                                                                        hw_memmap.h
                                                                                         h hw_ints.h
                                                                                                      c main.c
                                                                                                                 🔝 tm4c123gh6pm_startup_ccs.c 🔀
  boot_serial
  GPIO
                                                       24 intretauithangier,
  OTA_Tiva
                                                                                                   // ADC Sequence 2
                                                         IntDefaultHandler,
Timers [Active - Debug]
                                                                                                  // ADC Sequence 3
                                                         IntDefaultHandler,
                                                                                                  // Watchdog timer
    Binaries
                                                         IntDefaultHandler,
                                                                                                   // Timer 0 subtimer A
    🔊 Includes
                                                         IntDefaultHandler,
                                                                                                   // Timer 0 subtimer B
    Debug
                                                        TIMER1A Handler,
                                                                                                 // Timer 1 subtimer A
    targetConfigs
                                                        IntDefaultHandler,
                                                                                                   // Timer 1 subtimer B
                                                        TIMER2A Handler,
                                                                                                 // Timer 2 subtimer A
       tm4c123gh6pm_startup_ccs.c
                                                         IntDefaultHandler,
                                                                                                   // Timer 2 subtimer B
         4c123gh6pm.cmd
                                                         IntDefaultHandler,
                                                                                                  // Analog Comparator 0
                                                         IntDefaultHandler,
                                                                                                  // Analog Comparator 1
                                                         IntDefaultHandler,
                                                                                                  // Analog Comparator 2
                                                         IntDefaultHandler,
                                                                                                  // System Control (PLL, OSC, BO)
                                                         IntDefaultHandler,
                                                                                                   // FLASH Control
                                                         IntDefaultHandler,
                                                         IntDefaultHandler.
                                                       _.TntDefaultHandler
```

